We discover the optimum decoder structure for fast low-power SRAMS. The results are ideal when the decoder is
designed as a binary tree without the precoder. We find that skewed circuits with self-resetting gates work well, and we explore
some basic scaling algorithms for minimal delay and power in the SRAM data path.